Quiet Power: Do You Really Need That Ferrite Bead in the PDN?

People who do power distribution design know that it is not easy. I would argue that power distribution design is even more challenging today than signal integrity. Not downplaying the technical challenges of high-end signal-integrity designs, my point is that signal integrity today can be considered a rather mature discipline, where system designers, circuit designers, and PCB designers alike can rely on a number of standards and other forms of help and support. 
 
Power distribution design, on the other hand, is much less mature as a discipline, and the industry has not figured out yet what is the best way to help designers and users. This has multiple reasons, not just the fact that power integrity started to evolve into its own accepted discipline a couple of decades after signal integrity. 
 
For now, let’s stay with the observation that many times, users have to rely on application notes from chip vendors to figure out how to design the power distribution network (PDN) for the active device. Within this still vast area of application notes, I’ll focus on just one question that greatly divides even the experts: Is it okay, necessary, or harmful to use ferrite beads in the PDN? 
 
There are two distinctly different camps: people in the first camp will categorically denounce the use of ferrite beads in PDN, while people in the second camp will insist that the PDN they came up with need the ferrite beads. 
 
I start with a generic observation. I admit it may be a little bit of a generalization, but anyway, here it goes. It appears to me that people who suggest using ferrite beads tend to be writing application notes for their company’s chips, while people who vehemently oppose it are the ones who try to help users of those chips to come up with a safe design.
 
As is often true in life, the truth is somewhere in between, and this creates  
a third camp of people—mainly the practicing system and circuit designers—who may be torn apart between the opposing opinions, suggestions, and recommendations. To add insult to injury, designers working on fast-paced projects may often lack the time, resources, and information to come up with the correct answer themselves.
 
Before we start the illustrations, we need to nail down a few things about the nomenclature. Over the years and decades, as the complexity of our electrical systems have grown, people have been using different names for the same thing. For example, the switching regulators of any kind—whether it converted AC to DC, DC to DC, or DC to AC—were all called switching-mode power supplies decades ago. Later, the regulators converting DC to DC were called DC-DC converters, and in recent years, we started to refer to those circuits and devices as a voltage regulator module (VRM). 
 
For the purposes of this column, and to differentiate between the fundamentally two kinds of ways that we can try to keep the power noise within limits, I will call the passive part of the PDN that has only parallel bypass capacitors “parallel PDN,” and I will refer to a circuit that has an intentional series element (an inductor, a ferrite bead, a resistor, or a combination of these) for the purposes of blocking the propagation of noise a “PDN filter.” 
 
Note that on PCBs, the plane shapes, patches, traces, vias—which are part of the current-carrying path—will also have series resistance and inductance, and most designs consider them as side effects that have to be minimized. On the other hand, these parasitic series elements can also be part of intentionally created filters around them[1].
 
These two different kinds of circuits can be combined to create various power distribution trees. Figure 1 shows a small part of the block schematics of a larger system PDN that we may have today, illustrating these two kinds of passive circuits. Here we assume that the PDN filter is placed on the output of a voltage regulator (for instance, to further suppress the switching ripple), but we can also use PDN filters on the input side of a noisy DC-DC converter to block noise from spilling out to the upstream distribution network[2].
istvan_fig1_0620.jpg
These block schematics are highly simplified: three capacitors are shown in the parallel PDN path, but it can be a mix of any number of same-valued and/or different-valued capacitors. Similarly, the PDN filter can be more complex, having an entire parallel PDN on its output composed of multiple capacitors, and the series path can be more complex—for instance, having series and parallel resistors around the inductive component. 
 
To illustrate the situation and to help explain what should go into the design decision considerations, take a look at the PDN filter circuit suggested for an encapsulated oscillator circuit (Figure 2).
istvan_fig2_0620.jpg
The intended use of this filter was feeding an oscillator circuit with a few milliampere current consumption. If we choose to use filter components by Murata, we can select, for instance, a BLM21PG221SN1 0805-size ferrite bead for L1, a GRM219R60J226ME47 22uF 0805-size X5R 6.3V capacitor for C1, and a GRM155R61H104ME14 0.1uF 0402-size X5R 50V for C2. 
 
These components have detailed simulation models[3], including temperature and DC bias dependence, so that we can use a circuit simulator to predict what happens, or we can purchase the components, build the filter, and measure it. If we have the time, we should do both. But before we do either simulation or measurement, we need to decide what to look at. 
 
For filters connecting a high-power noisy rail to a low-current sensitive consumer, the proper metric is the input-to-output voltage ratio [4]. In simulations, we can achieve this by using a voltage source for excitation and simulate the output voltage. In measurements, since having a source with zero internal impedance is not feasible, we need to use an instrument with one source and two inputs to measure complex voltage ratios. These instruments are commonly called frequency response analyzers, and they allow us to measure the ratio of input and output voltages of the filter. 
 
When we build and measure and simulate this filter’s input-to-output voltage transfer function, we get the plots shown in Figure 3. 
istvan_fig3_0620.jpg
There are two notable features of these plots. First, on the left plot, we see two lines—one for each condition of DC bias. The blue line shows what happens without input power when the input voltage is zero, and the red line shows the transfer function with 3.3V DC applied to the filter. The DC voltage across the capacitors and the load current consumed by the oscillator may change the characteristics of the filter components. 
 
In general, we should not worry about the blue line because when there is no input DC voltage, the circuit does not work. However, the difference between the blue and red lines is a reminder that unless we take the biasing conditions of the DC voltage and DC current into account, we may get the wrong answer. For instance, with this filter at 200 kHz, we get only 20 dB attenuation when the circuit is powered up. Without the DC bias, we would see attenuation of 30 dB. The simulated response with 3.3V DC bias is shown on the right.
 
The second notable feature, which is equally troubling, is the peaking of the transfer function at 57 kHz. The peak value is 14 dB, which translates to a five-times voltage amplification of the noise. Instead of making the noise voltage smaller, this filter makes it five times bigger at 57 kHz. We may argue that the purpose of this filter is to suppress the output ripple of a DC-DC converter, and these days, the typical switching frequency is above 200 kHz. This is true, but wide-band noise of the converter and the noise generated by the loads connected to the unfiltered rail still could produce significant energy at lower frequencies, including 57 kHz. The peaking of the filter behaves like a high-Q band-pass filter, and if we have a noisy unfiltered rail, we can watch on an oscilloscope the output of the filter producing a sine-wave looking ripple. 
 
Also, when we look at the impedance presented by the filter to the load (Figure 4), it has a significant peak at the same frequency where the transfer function had its peak.
istvan_fig4_0620.jpg
Whether this impedance peak poses a risk and potentially might create a problem heavily depends on the nature of the load. If the load is “quiet” in the frequency range of the peak, the peak in the filter’s output impedance creates no problem. For instance, if the load is an oscillator with no digital logic (say a synthesizer) in the same package, this impedance peak would create no issue. But the peaking of the transfer function is still a risk of getting noise on the oscillator supply pin, which will create a higher-than-expected jitter on the output.
 
If we conclude that the peaking in the transfer function and/or in the output impedance is a risk we want to eliminate, the solution is to add sufficient damping to the circuit. We can do it in multiple ways. We can simply add a larger capacitor with higher ESR on the output, like an electrolytic or tantalum capacitor, or we can add a discrete resistor in series to the 22uF ceramic capacitor. We can also try the add a parallel resistor across the inductive element. Finally, for filters that need to handle only very little DC current, we can add a series resistor.
 
If we want to totally eliminate the peaking in this particular filter without modifying the series path, we need to increase the total capacitance, so adding a separate lossy capacitor would be the simple way to go. Although in LTSpice, ESR and ESL of a capacitor can be added as attributes of the capacitor symbol, and for the sake of clarity, those elements are shown in the following figures as separate components. Figure 5 shows the SPICE deck and the result for the transfer function when we add a 220 µF tantalum capacitor with 0.1 Ohm ESR.

istvan_fig5_0620.jpg
On the left, the schematics in LTSPICE has a voltage source connected to the input. With flat unity source voltage, the output gives us directly the transfer function. The plot on the right shows the magnitude of the transfer function with a solid line and the phase with a dashed line.

Figure 6 shows the SPICE deck and result for the output impedance. To simulate the impedance shown by the filter at its output, we short the filter input and connect a one ampere AC current source across the output. With 1A current, the voltage will be equal to the output impedance. In general, using a 1A swept-frequency AC current source is a convenient way to simulate impedance for any linear network. 
istvan_fig6_0620.jpg
Once we see the performance of the filter suggested in the application note and understand the potential risk generated by the peaks in the transfer function and output impedance, we understand what is behind the claims of people who say that ferrite beads should never be used in PDN filters and should not follow the advice of application notes. We can ask why those peaky filters are suggested in the first place. Were those circuits not tested on a real board? Most likely, they were, but we need to see the motivation and the constraints behind those efforts: People creating the application notes for their chips have no way of knowing the many different possible applications their users will come up with. The testing is done in an evaluation board on the bench. This immediately removes most of the external noise and leaves only the noise that is created by the circuit being tested. If the self-generated noise is acceptably low, the circuit will properly function, though we could argue that in a low-noise environment, we would not need such a filter in the first place. 
 
We can also see that if we design the filter properly, it should work fine, and it gives such isolation benefits that would be much harder to achieve without a series inductive element. In this short column, I have not looked at the other benefit of using ferrite beads as opposed to regular inductors: Ferrite beads have an AC series loss that increases with frequency sharper than what we get from regular power inductors, and it further helps blocking the propagation of high-frequency noise. If you are interested in the full process how to design PDN filters with no peaking, you can view my presentation on “How to Design Good PDN Filters”[4].
 
References
1. Alex Waizman, et al., “Novel Isolation Scheme for Mitigating PDN Coupling,” DesignCon 2018.
2. C. Zhang, “Analysis and Design of Input Filter for DC-DC Circuit,” Texas Instruments Application Report, SNVA801, November 2017.
3. Murata SimSurfing tool.
4. I. Novak, “How to Design Good PDN Filters,” DesignCon 2019.
 
This column originally appeared in the June 2020 issue of Design007 Magazine.

Back

2020

Quiet Power: Do You Really Need That Ferrite Bead in the PDN?

07-30-2020

Many times, users have to rely on application notes from chip vendors to figure out how to design the PDN for the active device. Within this still vast area of application notes, Istvan Novak focuses on just one question that greatly divides even the experts: Is it okay, necessary, or harmful to use ferrite beads in the PDN?

View Story

Quiet Power: PCB Fixtures for Power Integrity

02-15-2020

Power-integrity components—such as bypass capacitors, inductors, ferrite beads, or other small discrete components—can be characterized in fixtures. Istvan Novak discusses the wide range of PCB fixtures available for power integrity.

View Story
Back

2019

Quiet Power: How Much Signal Do We Lose Due to Reflections?

11-18-2019

We know that in the signal integrity world, reflections are usually bad. In clock networks, reflection glitches may cause multiple and false clock triggering. In medium-speed digital signaling, reflections will reduce noise margin, and in high-speed serializer/deserializer (SerDes) signaling, reflections increase jitter and create vertical eye closure.

View Story
Back

2018

Quiet Power: Measurement-to-Simulation Correlation on Thin Laminate Test Boards

12-19-2018

A year ago, I introduced causal and frequency-dependent simulation program with integrated circuit emphasis (SPICE) grid models for simulating power-ground plane impedance. The idea behind the solution was to calculate the actual R, L, G, and C parameters for each of the plane segments separately at every frequency point, run a single-point AC simulation, and then stitch the data together to get the frequency-dependent AC response. This month, I will demonstrate how that simple model correlates to measured data and simulation results from other tools.

View Story
Back

2017

Quiet Power: Causal Power Plane Models

12-13-2017

Causal and frequency-dependent models and simulations are important for today’s high-speed signal integrity simulations. But are causal models also necessary for power integrity simulations? When we do signal integrity eye diagram simulations, we define the source signals, so if we use the correct causal models for the passive channel, we will get the correct waveforms and eye reduction due to distortions on the main path and noise contributions from the coupling paths. Istvan Novak explains.

View Story
Back

2016

Dynamic Models for Passive Components

05-11-2016

A year ago, my Quiet Power column described the possible large loss of capacitance in multilayer ceramic capacitors (MLCC) when DC bias voltage is applied. However, DC bias effect is not the only way we can lose capacitance. Temperature, aging, and the magnitude of the AC voltage across the ceramic capacitor also can change its capacitance.

View Story
Back

2015

Avoid Overload in Gain-Phase Measurements

07-01-2015

There is a well-established theory to design stable control loops, but in the case of power converters, we face a significant challenge: each application may require a different set of output capacitors coming with our loads. Since the regulation feedback loop goes through our bypass capacitors, our application-dependent set of capacitors now become part of the control feedback loop. Unfortunately, certain combination of output capacitors may cause the converter to become unstable, something we want to avoid. This raises the need to test, measure, or simulate the control-loop stability. Istvan Novak has more.

View Story

Effects of DC Bias on Ceramic Capacitors

04-01-2015

The density of multilayer ceramic capacitors has increased tremendously over the years. While 15 years ago a state-of-the-art X5R 10V 0402 (EIA) size capacitor might have had a maximum capacitance of 0.1 uF, today the same size capacitor may be available with 10 uF capacitance. This huge increase in density unfortunately comes with a very ugly downside. Istvan Novak has more.

View Story
Back

2014

Vertical Resonances in Ceramic Capacitors

12-03-2014

Because of their small size, we might think that structural resonances inside the ceramic capacitors do not exist in the frequency range where we usually care for the PDN. The unexpected fact is that the better PDN we try to make, the higher the chances that structural resonances inside ceramic capacitors do show up. This column tells you why and how.

View Story

Quiet Power: Vertical Resonances in Ceramic Capacitors

12-03-2014

Because of their small size, we might think that structural resonances inside the ceramic capacitors do not exist in the frequency range where we usually care for the PDN. The unexpected fact is that the better PDN we try to make, the higher the chances that structural resonances inside ceramic capacitors do show up. This column tells you why and how.

View Story

Checking Cable Performance with VNA

04-02-2014

In a previous column, Columnist Istvan Novak showed that poor cable shields can result in significant noise pickup from the air, which can easily mask a few mV of noise voltage needed to measure on a good power distribution rail. In this column, he looks at the same cables in the frequency domain, using a pocket-size vector network analyzer (VNA).

View Story

Quiet Power: Checking Cable Performance with VNA

04-02-2014

In a previous column, Columnist Istvan Novak showed that poor cable shields can result in significant noise pickup from the air, which can easily mask a few mV of noise voltage needed to measure on a good power distribution rail. In this column, he looks at the same cables in the frequency domain, using a pocket-size vector network analyzer (VNA).

View Story

Comparing Cable Shields

01-08-2014

In his last column, Istvan Novak looked at the importance of properly terminating cables even at low frequencies and also showed how much detail can be lost in PDN measurements when bad-quality cables are used. This month, he analyzes a step further the shield in cables.

View Story
Back

2013

Quiet Power: Cable Quality Matters

11-20-2013

In his August column Istvan Novak looked at the importance of properly terminating the cables that connect a measuring instrument to a device under test. He writes that we may be surprised to learn that even if the correct termination is used at the end of the cable, the measured waveform may depend on the quality of the cable used.

View Story

Quiet Power: Don't Forget to Terminate Cables

10-23-2013

In high-speed signal integrity measurements, the first rule is to properly terminate traces and cables. However, many PDN measurements may be limited to lower frequencies, such as measuring the switching ripple of a DC-DC converter. Do you really need to terminate measurement cables if the signal you want to measure is the switching ripple of a converter running at 1 MHz?

View Story

Quiet Power: Do Not Measure PDN Noise Across Capacitors!

08-07-2013

PDN noise can be measured in a variety of ways, but measuring across a capacitor will attenuate the high-frequency burst noise. Keep in mind that by measuring across a capacitor, the converter output ripple reading could be several times higher--or many times smaller--than the actual ripple across our loads.

View Story

Quiet Power: How to Read the ESR Curve

01-15-2013

To use bypass capacitors properly, any designer must understand ESR (effective series resistance). A designer must understand what it means and how to read the ESR curve in measured or simulated plots.

View Story
Back

2012

Quiet Power: What's the Best Method for Probing a PDN?

08-15-2012

Recently, one of Istvan Novak's friends asked him about the preferred method of probing a power distribution network: "Which probe should I use to measure power plane noise?" Although, as usual, the correct answer begins with "It depends," in this case the generic answer is more clear-cut: For many PDN measurements, a simple passive coaxial cable is better.

View Story

Quiet Power: Will Power Planes Disappear?

04-04-2012

Istvan Novak takes a look at an award-winning paper presented at DesignCon 2012, and he discusses the apparent disappearance of power planes from PCBs. In the future, the need for power planes may diminish or go away altogether. The change is already under way, and power planes, full-layer planes in particular, are disappearing fast from printed circuit boards.

View Story

Do Bypass Capacitors Change Plane Resonances?

02-01-2012

My friend Greg recently asked me, "If I add surface-mount capacitors to a bare pair of planes, I am told that the resonant frequency will drop. On the other hand, someone with expertise is telling me that this is not the case. What would you expect to see?" As happens many times, both observations have elements of the truth in them, and a third scenario is not out of the question.

View Story
Back

2011

Be Careful with Transmission Lines in Plane Models

11-16-2011

Last month, we learned how we can determine the grid equivalent circuit parameters for a plane pair. You may wonder: Is it better to use LC lumped components in the SPICE netlist or to make use of SPICE's built-in transmission line models? In short, we can use either of them, but we need to set up our models and expectations correctly.

View Story

Quiet Power: Simulating Planes with SPICE

10-12-2011

There are several excellent commercial tools available for simulating power distribution planes. However, you don't need a commercial tool to do simple plane analysis. You can, for instance, write your SPICE input file and use the free Berkeley SPICE engine to get result. If you want to do your own plane simulations, there are a couple of simple choice.

View Story

Quiet Power: Does Dk Matter for Power Distribution?

08-16-2011

We know that in signal integrity, the relative dielectric constant (Dk) of the laminate is important. Dk sets the delay of traces, the characteristic impedance of interconnects and also scales the static capacitance of structures. Is the same true for power distribution? The answer is yes, but for power distribution all this matters much less.

View Story
Back

2010

Do Not Perforate Planes Unnecessarily

11-03-2010

For this column, I will take a quick detour from the series on the inductance of bypass capacitors. I will devote this column to a few comments about via placement and its potentially detrimental impact on signal and power integrity when antipads heavily perforate planes.

View Story

Inductance of Bypass Capacitors, Part III

08-18-2010

In Part III of a series, we'll take a look at loop or mounted inductance. Loop inductance is important, for instance, when we need a reasonably accurate estimate for the Series Resonance Frequency (SRF), or for the anti-resonance peaking between two different-valued capacitors or between the capacitor's inductance and the static capacitance of the power/ground planes it connects to.

View Story

Quiet Power: Inductance of Bypass Capacitors, Part II

07-21-2010

We finished the last Quiet Power column with a few questions about the inductance of bypass capacitors: Why do different vendors sometimes report different inductance values for nominally the same capacitor? Start by asking the vendors how they obtained these inductance values.

View Story

Why PI Design is More Difficult Than SI

05-19-2010

Why is power integrity design more difficult than signal integrity design? Reasons abound, and unlike SI, we've only begun to study PI. Collective wisdom and experience gained over the coming years will help to alleviate the pain somewhat, but we should expect the challenge to stay with us for some time.

View Story

Why S11 VNA Measurements Don't Work for PDN Measurements

04-14-2010

In this edition of Quiet Power, Istvan Novak continues to examine one-port and two-port vector network analyzer set-ups for PDN measurements, and other tricks and techniques for measuring impedance values below 5 milliohms.

View Story

PDN Measurements: Reducing Cable-Braid Loop Error

02-24-2010

At low and mid frequencies, where the self-impedance of a DUT may reach milliohm values, a fundamental challenge in measurement is the connection to the DUT. Unless we measure a single component in a well-constructed fixture, the homemade connections from the instrument to the DUT will introduce too much error. What's the solution? By Istvan Novak.

View Story

Quiet Power: Calculating Basic Resonances in the PDN

01-27-2010

In my last column, I showed that the piecewise linear Bode plots of various PDN components can create peaking at some interim frequencies. Today, I must cover peaking in more detail, because, even today, certain articles, books and CAD tools provide the wrong answers to this problem.

View Story
Copyright © 2020 I-Connect007. All rights reserved.